/** * \file * * \brief SAM System Interrupt Driver * * Copyright (c) 2012-2018 Microchip Technology Inc. and its subsidiaries. * * \asf_license_start * * \page License * * Subject to your compliance with these terms, you may use Microchip * software and any derivatives exclusively with Microchip products. * It is your responsibility to comply with third party license terms applicable * to your use of third party software (including open source software) that * may accompany Microchip software. * * THIS SOFTWARE IS SUPPLIED BY MICROCHIP "AS IS". NO WARRANTIES, * WHETHER EXPRESS, IMPLIED OR STATUTORY, APPLY TO THIS SOFTWARE, * INCLUDING ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, * AND FITNESS FOR A PARTICULAR PURPOSE. IN NO EVENT WILL MICROCHIP BE * LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL * LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE * SOFTWARE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE * POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT * ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY * RELATED TO THIS SOFTWARE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, * THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THIS SOFTWARE. * * \asf_license_stop * */ /* * Support and FAQ: visit Microchip Support */ #ifndef SYSTEM_INTERRUPT_H_INCLUDED #define SYSTEM_INTERRUPT_H_INCLUDED #ifdef __cplusplus extern "C" { #endif /** * \defgroup asfdoc_sam0_system_interrupt_group SAM System Interrupt (SYSTEM INTERRUPT) Driver * * This driver for Atmel® | SMART ARM®-based microcontrollers provides * an interface for the configuration and management of internal software and * hardware interrupts/exceptions. * * The following peripheral is used by this module: * - NVIC (Nested Vector Interrupt Controller) * * The following devices can use this module: * - Atmel | SMART SAM D20/D21 * - Atmel | SMART SAM R21 * - Atmel | SMART SAM D09/D10/D11 * - Atmel | SMART SAM L21/L22 * - Atmel | SMART SAM DA1 * - Atmel | SMART SAM C20/C21 * - Atmel | SMART SAM HA1 * - Atmel | SMART SAM R30 * - Atmel | SMART SAM R34 * - Atmel | SMART SAM R35 * * The outline of this documentation is as follows: * - \ref asfdoc_sam0_system_interrupt_prerequisites * - \ref asfdoc_sam0_system_interrupt_module_overview * - \ref asfdoc_sam0_system_interrupt_special_considerations * - \ref asfdoc_sam0_system_interrupt_extra_info * - \ref asfdoc_sam0_system_interrupt_examples * - \ref asfdoc_sam0_system_interrupt_api_overview * * * \section asfdoc_sam0_system_interrupt_prerequisites Prerequisites * * There are no prerequisites for this module. * * * \section asfdoc_sam0_system_interrupt_module_overview Module Overview * * The ARM® Cortex® M0+ core contains an interrupt and exception vector table, which * can be used to configure the device's interrupt handlers; individual * interrupts and exceptions can be enabled and disabled, as well as configured * with a variable priority. * * This driver provides a set of wrappers around the core interrupt functions, * to expose a simple API for the management of global and individual interrupts * within the device. * * \subsection asfdoc_sam0_system_interrupt_module_overview_criticalsec Critical Sections * In some applications it is important to ensure that no interrupts may be * executed by the system whilst a critical portion of code is being run; for * example, a buffer may be copied from one context to another - during which * interrupts must be disabled to avoid corruption of the source buffer contents * until the copy has completed. This driver provides a basic API to enter and * exit nested critical sections, so that global interrupts can be kept disabled * for as long as necessary to complete a critical application code section. * * \subsection asfdoc_sam0_system_interrupt_module_overview_softints Software Interrupts * For some applications, it may be desirable to raise a module or core * interrupt via software. For this reason, a set of APIs to set an interrupt or * exception as pending are provided to the user application. * * \section asfdoc_sam0_system_interrupt_special_considerations Special Considerations * * Interrupts from peripherals in the SAM devices are on a per-module basis; * an interrupt raised from any source within a module will cause a single, * module-common handler to execute. It is the user application or driver's * responsibility to de-multiplex the module-common interrupt to determine the * exact interrupt cause. * * \section asfdoc_sam0_system_interrupt_extra_info Extra Information * * For extra information, see \ref asfdoc_sam0_system_interrupt_extra. This includes: * - \ref asfdoc_sam0_system_interrupt_extra_acronyms * - \ref asfdoc_sam0_system_interrupt_extra_dependencies * - \ref asfdoc_sam0_system_interrupt_extra_errata * - \ref asfdoc_sam0_system_interrupt_extra_history * * * \section asfdoc_sam0_system_interrupt_examples Examples * * For a list of examples related to this driver, see * \ref asfdoc_sam0_system_interrupt_exqsg. * * \section asfdoc_sam0_system_interrupt_api_overview API Overview * @{ */ #include #include #include "system_interrupt_features.h" /** * \brief Table of possible system interrupt/exception vector priorities. * * Table of all possible interrupt and exception vector priorities within the * device. */ enum system_interrupt_priority_level { /** Priority level 0, the highest possible interrupt priority */ SYSTEM_INTERRUPT_PRIORITY_LEVEL_0 = 0, /** Priority level 1 */ SYSTEM_INTERRUPT_PRIORITY_LEVEL_1 = 1, /** Priority level 2 */ SYSTEM_INTERRUPT_PRIORITY_LEVEL_2 = 2, /** Priority level 3, the lowest possible interrupt priority */ SYSTEM_INTERRUPT_PRIORITY_LEVEL_3 = 3, }; /** * \name Critical Section Management * @{ */ /** * \brief Enters a critical section. * * Disables global interrupts. To support nested critical sections, an internal * count of the critical section nesting will be kept, so that global interrupts * are only re-enabled upon leaving the outermost nested critical section. * */ static inline void system_interrupt_enter_critical_section(void) { cpu_irq_enter_critical(); } /** * \brief Leaves a critical section. * * Enables global interrupts. To support nested critical sections, an internal * count of the critical section nesting will be kept, so that global interrupts * are only re-enabled upon leaving the outermost nested critical section. * */ static inline void system_interrupt_leave_critical_section(void) { cpu_irq_leave_critical(); } /** @} */ /** * \name Interrupt Enabling/Disabling * @{ */ /** * \brief Check if global interrupts are enabled. * * Checks if global interrupts are currently enabled. * * \returns A boolean that identifies if the global interrupts are enabled or not. * * \retval true Global interrupts are currently enabled * \retval false Global interrupts are currently disabled * */ static inline bool system_interrupt_is_global_enabled(void) { return cpu_irq_is_enabled(); } /** * \brief Enables global interrupts. * * Enables global interrupts in the device to fire any enabled interrupt handlers. */ static inline void system_interrupt_enable_global(void) { cpu_irq_enable(); } /** * \brief Disables global interrupts. * * Disabled global interrupts in the device, preventing any enabled interrupt * handlers from executing. */ static inline void system_interrupt_disable_global(void) { cpu_irq_disable(); } /** * \brief Checks if an interrupt vector is enabled or not. * * Checks if a specific interrupt vector is currently enabled. * * \param[in] vector Interrupt vector number to check * * \returns A variable identifying if the requested interrupt vector is enabled. * * \retval true Specified interrupt vector is currently enabled * \retval false Specified interrupt vector is currently disabled * */ static inline bool system_interrupt_is_enabled( const enum system_interrupt_vector vector) { return (bool)((NVIC->ISER[0] >> (uint32_t)vector) & 0x00000001); } /** * \brief Enable interrupt vector. * * Enables execution of the software handler for the requested interrupt vector. * * \param[in] vector Interrupt vector to enable */ static inline void system_interrupt_enable( const enum system_interrupt_vector vector) { NVIC->ISER[0] = (uint32_t)(1 << ((uint32_t)vector & 0x0000001f)); } /** * \brief Disable interrupt vector. * * Disables execution of the software handler for the requested interrupt vector. * * \param[in] vector Interrupt vector to disable */ static inline void system_interrupt_disable( const enum system_interrupt_vector vector) { NVIC->ICER[0] = (uint32_t)(1 << ((uint32_t)vector & 0x0000001f)); } /** @} */ /** * \name Interrupt State Management * @{ */ /** * \brief Get active interrupt (if any). * * Return the vector number for the current executing software handler, if any. * * \return Interrupt number that is currently executing. */ static inline enum system_interrupt_vector system_interrupt_get_active(void) { uint32_t IPSR = __get_IPSR(); /* The IPSR returns the Exception number, which with an offset 16 to IRQ number. */ return (enum system_interrupt_vector)((IPSR & _SYSTEM_INTERRUPT_IPSR_MASK) - 16); } bool system_interrupt_is_pending( const enum system_interrupt_vector vector); enum status_code system_interrupt_set_pending( const enum system_interrupt_vector vector); enum status_code system_interrupt_clear_pending( const enum system_interrupt_vector vector); /** @} */ /** * \name Interrupt Priority Management * @{ */ enum status_code system_interrupt_set_priority( const enum system_interrupt_vector vector, const enum system_interrupt_priority_level priority_level); enum system_interrupt_priority_level system_interrupt_get_priority( const enum system_interrupt_vector vector); /** @} */ /** @} */ /** * \page asfdoc_sam0_system_interrupt_extra Extra Information for SYSTEM INTERRUPT Driver * * \section asfdoc_sam0_system_interrupt_extra_acronyms Acronyms * The table below presents the acronyms used in this module: * * * * * * * * * * * * * * * * * * *
AcronymDescription
ISRInterrupt Service Routine
NMINon-maskable Interrupt
SERCOMSerial Communication Interface
* * * \section asfdoc_sam0_system_interrupt_extra_dependencies Dependencies * This driver has the following dependencies: * * - None * * * \section asfdoc_sam0_system_interrupt_extra_errata Errata * There are no errata related to this driver. * * * \section asfdoc_sam0_system_interrupt_extra_history Module History * An overview of the module history is presented in the table below, with * details on the enhancements and fixes made to the module since its first * release. The current version of this corresponds to the newest version in * the table. * * * * * * * * *
Changelog
Initial Release
*/ /** * \page asfdoc_sam0_system_interrupt_exqsg Examples for SYSTEM INTERRUPT Driver * * This is a list of the available Quick Start guides (QSGs) and example * applications for \ref asfdoc_sam0_system_interrupt_group. QSGs are simple examples with * step-by-step instructions to configure and use this driver in a selection of * use cases. Note that a QSG can be compiled as a standalone application or be * added to the user application. * * - \subpage asfdoc_sam0_system_interrupt_critsec_use_case * - \subpage asfdoc_sam0_system_interrupt_enablemodint_use_case * * \page asfdoc_sam0_system_interrupt_document_revision_history Document Revision History * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * * *
Doc. Rev.DateComments
42122E12/2015Added support for SAM L21/L22, SAM DA1, SAM D09, and SAM C20/C21
42122D12/2014Added support for SAM R21 and SAM D10/D11
42122C01/2014Added support for SAM D21
42122B06/2013Corrected documentation typos
42122A06/2013Initial release
*/ #ifdef __cplusplus } #endif #endif // #ifndef SYSTEM_INTERRUPT_H_INCLUDED