/** * \file * * \brief Peripheral I/O description for SAMR30E18A * * Copyright (c) 2016-2018 Microchip Technology Inc. and its subsidiaries. * * \asf_license_start * * \page License * * Subject to your compliance with these terms, you may use Microchip * software and any derivatives exclusively with Microchip products. * It is your responsibility to comply with third party license terms applicable * to your use of third party software (including open source software) that * may accompany Microchip software. * * THIS SOFTWARE IS SUPPLIED BY MICROCHIP "AS IS". NO WARRANTIES, * WHETHER EXPRESS, IMPLIED OR STATUTORY, APPLY TO THIS SOFTWARE, * INCLUDING ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, * AND FITNESS FOR A PARTICULAR PURPOSE. IN NO EVENT WILL MICROCHIP BE * LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL * LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE * SOFTWARE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE * POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT * ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY * RELATED TO THIS SOFTWARE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, * THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THIS SOFTWARE. * * \asf_license_stop * */ #ifndef _SAMR30E18A_PIO_ #define _SAMR30E18A_PIO_ #define PIN_PA06 6 /**< \brief Pin Number for PA06 */ #define PORT_PA06 (1ul << 6) /**< \brief PORT Mask for PA06 */ #define PIN_PA07 7 /**< \brief Pin Number for PA07 */ #define PORT_PA07 (1ul << 7) /**< \brief PORT Mask for PA07 */ #define PIN_PA08 8 /**< \brief Pin Number for PA08 */ #define PORT_PA08 (1ul << 8) /**< \brief PORT Mask for PA08 */ #define PIN_PA09 9 /**< \brief Pin Number for PA09 */ #define PORT_PA09 (1ul << 9) /**< \brief PORT Mask for PA09 */ #define PIN_PA10 10 /**< \brief Pin Number for PA10 */ #define PORT_PA10 (1ul << 10) /**< \brief PORT Mask for PA10 */ #define PIN_PA11 11 /**< \brief Pin Number for PA11 */ #define PORT_PA11 (1ul << 11) /**< \brief PORT Mask for PA11 */ #define PIN_PA14 14 /**< \brief Pin Number for PA14 */ #define PORT_PA14 (1ul << 14) /**< \brief PORT Mask for PA14 */ #define PIN_PA15 15 /**< \brief Pin Number for PA15 */ #define PORT_PA15 (1ul << 15) /**< \brief PORT Mask for PA15 */ #define PIN_PA16 16 /**< \brief Pin Number for PA16 */ #define PORT_PA16 (1ul << 16) /**< \brief PORT Mask for PA16 */ #define PIN_PA17 17 /**< \brief Pin Number for PA17 */ #define PORT_PA17 (1ul << 17) /**< \brief PORT Mask for PA17 */ #define PIN_PA18 18 /**< \brief Pin Number for PA18 */ #define PORT_PA18 (1ul << 18) /**< \brief PORT Mask for PA18 */ #define PIN_PA19 19 /**< \brief Pin Number for PA19 */ #define PORT_PA19 (1ul << 19) /**< \brief PORT Mask for PA19 */ #define PIN_PA20 20 /**< \brief Pin Number for PA20 */ #define PORT_PA20 (1ul << 20) /**< \brief PORT Mask for PA20 */ #define PIN_PA24 24 /**< \brief Pin Number for PA24 */ #define PORT_PA24 (1ul << 24) /**< \brief PORT Mask for PA24 */ #define PIN_PA25 25 /**< \brief Pin Number for PA25 */ #define PORT_PA25 (1ul << 25) /**< \brief PORT Mask for PA25 */ #define PIN_PA27 27 /**< \brief Pin Number for PA27 */ #define PORT_PA27 (1ul << 27) /**< \brief PORT Mask for PA27 */ #define PIN_PA28 28 /**< \brief Pin Number for PA28 */ #define PORT_PA28 (1ul << 28) /**< \brief PORT Mask for PA28 */ #define PIN_PA30 30 /**< \brief Pin Number for PA30 */ #define PORT_PA30 (1ul << 30) /**< \brief PORT Mask for PA30 */ #define PIN_PA31 31 /**< \brief Pin Number for PA31 */ #define PORT_PA31 (1ul << 31) /**< \brief PORT Mask for PA31 */ #define PIN_PB00 32 /**< \brief Pin Number for PB00 */ #define PORT_PB00 (1ul << 0) /**< \brief PORT Mask for PB00 */ #define PIN_PB08 40 /**< \brief Pin Number for PB08 */ #define PORT_PB08 (1ul << 8) /**< \brief PORT Mask for PB08 */ #define PIN_PB09 41 /**< \brief Pin Number for PB09 */ #define PORT_PB09 (1ul << 9) /**< \brief PORT Mask for PB09 */ #define PIN_PB14 46 /**< \brief Pin Number for PB14 */ #define PORT_PB14 (1ul << 14) /**< \brief PORT Mask for PB14 */ #define PIN_PB15 47 /**< \brief Pin Number for PB15 */ #define PORT_PB15 (1ul << 15) /**< \brief PORT Mask for PB15 */ #define PIN_PB16 48 /**< \brief Pin Number for PB16 */ #define PORT_PB16 (1ul << 16) /**< \brief PORT Mask for PB16 */ #define PIN_PB17 49 /**< \brief Pin Number for PB17 */ #define PORT_PB17 (1ul << 17) /**< \brief PORT Mask for PB17 */ #define PIN_PB30 62 /**< \brief Pin Number for PB30 */ #define PORT_PB30 (1ul << 30) /**< \brief PORT Mask for PB30 */ #define PIN_PB31 63 /**< \brief Pin Number for PB31 */ #define PORT_PB31 (1ul << 31) /**< \brief PORT Mask for PB31 */ #define PIN_PC16 80 /**< \brief Pin Number for PC16 */ #define PORT_PC16 (1ul << 16) /**< \brief PORT Mask for PC16 */ #define PIN_PC18 82 /**< \brief Pin Number for PC18 */ #define PORT_PC18 (1ul << 18) /**< \brief PORT Mask for PC18 */ #define PIN_PC19 83 /**< \brief Pin Number for PC19 */ #define PORT_PC19 (1ul << 19) /**< \brief PORT Mask for PC19 */ /* ========== PORT definition for RSTC peripheral ========== */ #define PIN_PA06A_RSTC_EXTWAKE6 6L /**< \brief RSTC signal: EXTWAKE6 on PA06 mux A */ #define MUX_PA06A_RSTC_EXTWAKE6 0L #define PINMUX_PA06A_RSTC_EXTWAKE6 ((PIN_PA06A_RSTC_EXTWAKE6 << 16) | MUX_PA06A_RSTC_EXTWAKE6) #define PORT_PA06A_RSTC_EXTWAKE6 (1ul << 6) #define PIN_PA07A_RSTC_EXTWAKE7 7L /**< \brief RSTC signal: EXTWAKE7 on PA07 mux A */ #define MUX_PA07A_RSTC_EXTWAKE7 0L #define PINMUX_PA07A_RSTC_EXTWAKE7 ((PIN_PA07A_RSTC_EXTWAKE7 << 16) | MUX_PA07A_RSTC_EXTWAKE7) #define PORT_PA07A_RSTC_EXTWAKE7 (1ul << 7) /* ========== PORT definition for SUPC peripheral ========== */ #define PIN_PB00H_SUPC_PSOK 32L /**< \brief SUPC signal: PSOK on PB00 mux H */ #define MUX_PB00H_SUPC_PSOK 7L #define PINMUX_PB00H_SUPC_PSOK ((PIN_PB00H_SUPC_PSOK << 16) | MUX_PB00H_SUPC_PSOK) #define PORT_PB00H_SUPC_PSOK (1ul << 0) /* ========== PORT definition for GCLK peripheral ========== */ #define PIN_PB14H_GCLK_IO0 46L /**< \brief GCLK signal: IO0 on PB14 mux H */ #define MUX_PB14H_GCLK_IO0 7L #define PINMUX_PB14H_GCLK_IO0 ((PIN_PB14H_GCLK_IO0 << 16) | MUX_PB14H_GCLK_IO0) #define PORT_PB14H_GCLK_IO0 (1ul << 14) #define PIN_PA14H_GCLK_IO0 14L /**< \brief GCLK signal: IO0 on PA14 mux H */ #define MUX_PA14H_GCLK_IO0 7L #define PINMUX_PA14H_GCLK_IO0 ((PIN_PA14H_GCLK_IO0 << 16) | MUX_PA14H_GCLK_IO0) #define PORT_PA14H_GCLK_IO0 (1ul << 14) #define PIN_PA27H_GCLK_IO0 27L /**< \brief GCLK signal: IO0 on PA27 mux H */ #define MUX_PA27H_GCLK_IO0 7L #define PINMUX_PA27H_GCLK_IO0 ((PIN_PA27H_GCLK_IO0 << 16) | MUX_PA27H_GCLK_IO0) #define PORT_PA27H_GCLK_IO0 (1ul << 27) #define PIN_PA30H_GCLK_IO0 30L /**< \brief GCLK signal: IO0 on PA30 mux H */ #define MUX_PA30H_GCLK_IO0 7L #define PINMUX_PA30H_GCLK_IO0 ((PIN_PA30H_GCLK_IO0 << 16) | MUX_PA30H_GCLK_IO0) #define PORT_PA30H_GCLK_IO0 (1ul << 30) #define PIN_PA28H_GCLK_IO0 28L /**< \brief GCLK signal: IO0 on PA28 mux H */ #define MUX_PA28H_GCLK_IO0 7L #define PINMUX_PA28H_GCLK_IO0 ((PIN_PA28H_GCLK_IO0 << 16) | MUX_PA28H_GCLK_IO0) #define PORT_PA28H_GCLK_IO0 (1ul << 28) #define PIN_PB15H_GCLK_IO1 47L /**< \brief GCLK signal: IO1 on PB15 mux H */ #define MUX_PB15H_GCLK_IO1 7L #define PINMUX_PB15H_GCLK_IO1 ((PIN_PB15H_GCLK_IO1 << 16) | MUX_PB15H_GCLK_IO1) #define PORT_PB15H_GCLK_IO1 (1ul << 15) #define PIN_PA15H_GCLK_IO1 15L /**< \brief GCLK signal: IO1 on PA15 mux H */ #define MUX_PA15H_GCLK_IO1 7L #define PINMUX_PA15H_GCLK_IO1 ((PIN_PA15H_GCLK_IO1 << 16) | MUX_PA15H_GCLK_IO1) #define PORT_PA15H_GCLK_IO1 (1ul << 15) #define PIN_PC16F_GCLK_IO1 80L /**< \brief GCLK signal: IO1 on PC16 mux F */ #define MUX_PC16F_GCLK_IO1 5L #define PINMUX_PC16F_GCLK_IO1 ((PIN_PC16F_GCLK_IO1 << 16) | MUX_PC16F_GCLK_IO1) #define PORT_PC16F_GCLK_IO1 (1ul << 16) #define PIN_PB16H_GCLK_IO2 48L /**< \brief GCLK signal: IO2 on PB16 mux H */ #define MUX_PB16H_GCLK_IO2 7L #define PINMUX_PB16H_GCLK_IO2 ((PIN_PB16H_GCLK_IO2 << 16) | MUX_PB16H_GCLK_IO2) #define PORT_PB16H_GCLK_IO2 (1ul << 16) #define PIN_PA16H_GCLK_IO2 16L /**< \brief GCLK signal: IO2 on PA16 mux H */ #define MUX_PA16H_GCLK_IO2 7L #define PINMUX_PA16H_GCLK_IO2 ((PIN_PA16H_GCLK_IO2 << 16) | MUX_PA16H_GCLK_IO2) #define PORT_PA16H_GCLK_IO2 (1ul << 16) #define PIN_PA17H_GCLK_IO3 17L /**< \brief GCLK signal: IO3 on PA17 mux H */ #define MUX_PA17H_GCLK_IO3 7L #define PINMUX_PA17H_GCLK_IO3 ((PIN_PA17H_GCLK_IO3 << 16) | MUX_PA17H_GCLK_IO3) #define PORT_PA17H_GCLK_IO3 (1ul << 17) #define PIN_PB17H_GCLK_IO3 49L /**< \brief GCLK signal: IO3 on PB17 mux H */ #define MUX_PB17H_GCLK_IO3 7L #define PINMUX_PB17H_GCLK_IO3 ((PIN_PB17H_GCLK_IO3 << 16) | MUX_PB17H_GCLK_IO3) #define PORT_PB17H_GCLK_IO3 (1ul << 17) #define PIN_PA10H_GCLK_IO4 10L /**< \brief GCLK signal: IO4 on PA10 mux H */ #define MUX_PA10H_GCLK_IO4 7L #define PINMUX_PA10H_GCLK_IO4 ((PIN_PA10H_GCLK_IO4 << 16) | MUX_PA10H_GCLK_IO4) #define PORT_PA10H_GCLK_IO4 (1ul << 10) #define PIN_PA20H_GCLK_IO4 20L /**< \brief GCLK signal: IO4 on PA20 mux H */ #define MUX_PA20H_GCLK_IO4 7L #define PINMUX_PA20H_GCLK_IO4 ((PIN_PA20H_GCLK_IO4 << 16) | MUX_PA20H_GCLK_IO4) #define PORT_PA20H_GCLK_IO4 (1ul << 20) #define PIN_PA11H_GCLK_IO5 11L /**< \brief GCLK signal: IO5 on PA11 mux H */ #define MUX_PA11H_GCLK_IO5 7L #define PINMUX_PA11H_GCLK_IO5 ((PIN_PA11H_GCLK_IO5 << 16) | MUX_PA11H_GCLK_IO5) #define PORT_PA11H_GCLK_IO5 (1ul << 11) /* ========== PORT definition for EIC peripheral ========== */ #define PIN_PA16A_EIC_EXTINT0 16L /**< \brief EIC signal: EXTINT0 on PA16 mux A */ #define MUX_PA16A_EIC_EXTINT0 0L #define PINMUX_PA16A_EIC_EXTINT0 ((PIN_PA16A_EIC_EXTINT0 << 16) | MUX_PA16A_EIC_EXTINT0) #define PORT_PA16A_EIC_EXTINT0 (1ul << 16) #define PIN_PB00A_EIC_EXTINT0 32L /**< \brief EIC signal: EXTINT0 on PB00 mux A */ #define MUX_PB00A_EIC_EXTINT0 0L #define PINMUX_PB00A_EIC_EXTINT0 ((PIN_PB00A_EIC_EXTINT0 << 16) | MUX_PB00A_EIC_EXTINT0) #define PORT_PB00A_EIC_EXTINT0 (1ul << 0) #define PIN_PB16A_EIC_EXTINT0 48L /**< \brief EIC signal: EXTINT0 on PB16 mux A */ #define MUX_PB16A_EIC_EXTINT0 0L #define PINMUX_PB16A_EIC_EXTINT0 ((PIN_PB16A_EIC_EXTINT0 << 16) | MUX_PB16A_EIC_EXTINT0) #define PORT_PB16A_EIC_EXTINT0 (1ul << 16) #define PIN_PA17A_EIC_EXTINT1 17L /**< \brief EIC signal: EXTINT1 on PA17 mux A */ #define MUX_PA17A_EIC_EXTINT1 0L #define PINMUX_PA17A_EIC_EXTINT1 ((PIN_PA17A_EIC_EXTINT1 << 16) | MUX_PA17A_EIC_EXTINT1) #define PORT_PA17A_EIC_EXTINT1 (1ul << 17) #define PIN_PB17A_EIC_EXTINT1 49L /**< \brief EIC signal: EXTINT1 on PB17 mux A */ #define MUX_PB17A_EIC_EXTINT1 0L #define PINMUX_PB17A_EIC_EXTINT1 ((PIN_PB17A_EIC_EXTINT1 << 16) | MUX_PB17A_EIC_EXTINT1) #define PORT_PB17A_EIC_EXTINT1 (1ul << 17) #define PIN_PA18A_EIC_EXTINT2 18L /**< \brief EIC signal: EXTINT2 on PA18 mux A */ #define MUX_PA18A_EIC_EXTINT2 0L #define PINMUX_PA18A_EIC_EXTINT2 ((PIN_PA18A_EIC_EXTINT2 << 16) | MUX_PA18A_EIC_EXTINT2) #define PORT_PA18A_EIC_EXTINT2 (1ul << 18) #define PIN_PA19A_EIC_EXTINT3 19L /**< \brief EIC signal: EXTINT3 on PA19 mux A */ #define MUX_PA19A_EIC_EXTINT3 0L #define PINMUX_PA19A_EIC_EXTINT3 ((PIN_PA19A_EIC_EXTINT3 << 16) | MUX_PA19A_EIC_EXTINT3) #define PORT_PA19A_EIC_EXTINT3 (1ul << 19) #define PIN_PA20A_EIC_EXTINT4 20L /**< \brief EIC signal: EXTINT4 on PA20 mux A */ #define MUX_PA20A_EIC_EXTINT4 0L #define PINMUX_PA20A_EIC_EXTINT4 ((PIN_PA20A_EIC_EXTINT4 << 16) | MUX_PA20A_EIC_EXTINT4) #define PORT_PA20A_EIC_EXTINT4 (1ul << 20) #define PIN_PA06A_EIC_EXTINT6 6L /**< \brief EIC signal: EXTINT6 on PA06 mux A */ #define MUX_PA06A_EIC_EXTINT6 0L #define PINMUX_PA06A_EIC_EXTINT6 ((PIN_PA06A_EIC_EXTINT6 << 16) | MUX_PA06A_EIC_EXTINT6) #define PORT_PA06A_EIC_EXTINT6 (1ul << 6) #define PIN_PA07A_EIC_EXTINT7 7L /**< \brief EIC signal: EXTINT7 on PA07 mux A */ #define MUX_PA07A_EIC_EXTINT7 0L #define PINMUX_PA07A_EIC_EXTINT7 ((PIN_PA07A_EIC_EXTINT7 << 16) | MUX_PA07A_EIC_EXTINT7) #define PORT_PA07A_EIC_EXTINT7 (1ul << 7) #define PIN_PB08A_EIC_EXTINT8 40L /**< \brief EIC signal: EXTINT8 on PB08 mux A */ #define MUX_PB08A_EIC_EXTINT8 0L #define PINMUX_PB08A_EIC_EXTINT8 ((PIN_PB08A_EIC_EXTINT8 << 16) | MUX_PB08A_EIC_EXTINT8) #define PORT_PB08A_EIC_EXTINT8 (1ul << 8) #define PIN_PA28A_EIC_EXTINT8 28L /**< \brief EIC signal: EXTINT8 on PA28 mux A */ #define MUX_PA28A_EIC_EXTINT8 0L #define PINMUX_PA28A_EIC_EXTINT8 ((PIN_PA28A_EIC_EXTINT8 << 16) | MUX_PA28A_EIC_EXTINT8) #define PORT_PA28A_EIC_EXTINT8 (1ul << 28) #define PIN_PA09A_EIC_EXTINT9 9L /**< \brief EIC signal: EXTINT9 on PA09 mux A */ #define MUX_PA09A_EIC_EXTINT9 0L #define PINMUX_PA09A_EIC_EXTINT9 ((PIN_PA09A_EIC_EXTINT9 << 16) | MUX_PA09A_EIC_EXTINT9) #define PORT_PA09A_EIC_EXTINT9 (1ul << 9) #define PIN_PB09A_EIC_EXTINT9 41L /**< \brief EIC signal: EXTINT9 on PB09 mux A */ #define MUX_PB09A_EIC_EXTINT9 0L #define PINMUX_PB09A_EIC_EXTINT9 ((PIN_PB09A_EIC_EXTINT9 << 16) | MUX_PB09A_EIC_EXTINT9) #define PORT_PB09A_EIC_EXTINT9 (1ul << 9) #define PIN_PA10A_EIC_EXTINT10 10L /**< \brief EIC signal: EXTINT10 on PA10 mux A */ #define MUX_PA10A_EIC_EXTINT10 0L #define PINMUX_PA10A_EIC_EXTINT10 ((PIN_PA10A_EIC_EXTINT10 << 16) | MUX_PA10A_EIC_EXTINT10) #define PORT_PA10A_EIC_EXTINT10 (1ul << 10) #define PIN_PA30A_EIC_EXTINT10 30L /**< \brief EIC signal: EXTINT10 on PA30 mux A */ #define MUX_PA30A_EIC_EXTINT10 0L #define PINMUX_PA30A_EIC_EXTINT10 ((PIN_PA30A_EIC_EXTINT10 << 16) | MUX_PA30A_EIC_EXTINT10) #define PORT_PA30A_EIC_EXTINT10 (1ul << 30) #define PIN_PA11A_EIC_EXTINT11 11L /**< \brief EIC signal: EXTINT11 on PA11 mux A */ #define MUX_PA11A_EIC_EXTINT11 0L #define PINMUX_PA11A_EIC_EXTINT11 ((PIN_PA11A_EIC_EXTINT11 << 16) | MUX_PA11A_EIC_EXTINT11) #define PORT_PA11A_EIC_EXTINT11 (1ul << 11) #define PIN_PA31A_EIC_EXTINT11 31L /**< \brief EIC signal: EXTINT11 on PA31 mux A */ #define MUX_PA31A_EIC_EXTINT11 0L #define PINMUX_PA31A_EIC_EXTINT11 ((PIN_PA31A_EIC_EXTINT11 << 16) | MUX_PA31A_EIC_EXTINT11) #define PORT_PA31A_EIC_EXTINT11 (1ul << 31) #define PIN_PA24A_EIC_EXTINT12 24L /**< \brief EIC signal: EXTINT12 on PA24 mux A */ #define MUX_PA24A_EIC_EXTINT12 0L #define PINMUX_PA24A_EIC_EXTINT12 ((PIN_PA24A_EIC_EXTINT12 << 16) | MUX_PA24A_EIC_EXTINT12) #define PORT_PA24A_EIC_EXTINT12 (1ul << 24) #define PIN_PA25A_EIC_EXTINT13 25L /**< \brief EIC signal: EXTINT13 on PA25 mux A */ #define MUX_PA25A_EIC_EXTINT13 0L #define PINMUX_PA25A_EIC_EXTINT13 ((PIN_PA25A_EIC_EXTINT13 << 16) | MUX_PA25A_EIC_EXTINT13) #define PORT_PA25A_EIC_EXTINT13 (1ul << 25) #define PIN_PB14A_EIC_EXTINT14 46L /**< \brief EIC signal: EXTINT14 on PB14 mux A */ #define MUX_PB14A_EIC_EXTINT14 0L #define PINMUX_PB14A_EIC_EXTINT14 ((PIN_PB14A_EIC_EXTINT14 << 16) | MUX_PB14A_EIC_EXTINT14) #define PORT_PB14A_EIC_EXTINT14 (1ul << 14) #define PIN_PB30A_EIC_EXTINT14 62L /**< \brief EIC signal: EXTINT14 on PB30 mux A */ #define MUX_PB30A_EIC_EXTINT14 0L #define PINMUX_PB30A_EIC_EXTINT14 ((PIN_PB30A_EIC_EXTINT14 << 16) | MUX_PB30A_EIC_EXTINT14) #define PORT_PB30A_EIC_EXTINT14 (1ul << 30) #define PIN_PA14A_EIC_EXTINT14 14L /**< \brief EIC signal: EXTINT14 on PA14 mux A */ #define MUX_PA14A_EIC_EXTINT14 0L #define PINMUX_PA14A_EIC_EXTINT14 ((PIN_PA14A_EIC_EXTINT14 << 16) | MUX_PA14A_EIC_EXTINT14) #define PORT_PA14A_EIC_EXTINT14 (1ul << 14) #define PIN_PA27A_EIC_EXTINT15 27L /**< \brief EIC signal: EXTINT15 on PA27 mux A */ #define MUX_PA27A_EIC_EXTINT15 0L #define PINMUX_PA27A_EIC_EXTINT15 ((PIN_PA27A_EIC_EXTINT15 << 16) | MUX_PA27A_EIC_EXTINT15) #define PORT_PA27A_EIC_EXTINT15 (1ul << 27) #define PIN_PB15A_EIC_EXTINT15 47L /**< \brief EIC signal: EXTINT15 on PB15 mux A */ #define MUX_PB15A_EIC_EXTINT15 0L #define PINMUX_PB15A_EIC_EXTINT15 ((PIN_PB15A_EIC_EXTINT15 << 16) | MUX_PB15A_EIC_EXTINT15) #define PORT_PB15A_EIC_EXTINT15 (1ul << 15) #define PIN_PB31A_EIC_EXTINT15 63L /**< \brief EIC signal: EXTINT15 on PB31 mux A */ #define MUX_PB31A_EIC_EXTINT15 0L #define PINMUX_PB31A_EIC_EXTINT15 ((PIN_PB31A_EIC_EXTINT15 << 16) | MUX_PB31A_EIC_EXTINT15) #define PORT_PB31A_EIC_EXTINT15 (1ul << 31) #define PIN_PA15A_EIC_EXTINT15 15L /**< \brief EIC signal: EXTINT15 on PA15 mux A */ #define MUX_PA15A_EIC_EXTINT15 0L #define PINMUX_PA15A_EIC_EXTINT15 ((PIN_PA15A_EIC_EXTINT15 << 16) | MUX_PA15A_EIC_EXTINT15) #define PORT_PA15A_EIC_EXTINT15 (1ul << 15) #define PIN_PA08A_EIC_NMI 8L /**< \brief EIC signal: NMI on PA08 mux A */ #define MUX_PA08A_EIC_NMI 0L #define PINMUX_PA08A_EIC_NMI ((PIN_PA08A_EIC_NMI << 16) | MUX_PA08A_EIC_NMI) #define PORT_PA08A_EIC_NMI (1ul << 8) /* ========== PORT definition for TAL peripheral ========== */ #define PIN_PA27G_TAL_BRK 27L /**< \brief TAL signal: BRK on PA27 mux G */ #define MUX_PA27G_TAL_BRK 6L #define PINMUX_PA27G_TAL_BRK ((PIN_PA27G_TAL_BRK << 16) | MUX_PA27G_TAL_BRK) #define PORT_PA27G_TAL_BRK (1ul << 27) /* ========== PORT definition for USB peripheral ========== */ #define PIN_PA24G_USB_DM 24L /**< \brief USB signal: DM on PA24 mux G */ #define MUX_PA24G_USB_DM 6L #define PINMUX_PA24G_USB_DM ((PIN_PA24G_USB_DM << 16) | MUX_PA24G_USB_DM) #define PORT_PA24G_USB_DM (1ul << 24) #define PIN_PA25G_USB_DP 25L /**< \brief USB signal: DP on PA25 mux G */ #define MUX_PA25G_USB_DP 6L #define PINMUX_PA25G_USB_DP ((PIN_PA25G_USB_DP << 16) | MUX_PA25G_USB_DP) #define PORT_PA25G_USB_DP (1ul << 25) /* ========== PORT definition for SERCOM0 peripheral ========== */ #define PIN_PA08C_SERCOM0_PAD0 8L /**< \brief SERCOM0 signal: PAD0 on PA08 mux C */ #define MUX_PA08C_SERCOM0_PAD0 2L #define PINMUX_PA08C_SERCOM0_PAD0 ((PIN_PA08C_SERCOM0_PAD0 << 16) | MUX_PA08C_SERCOM0_PAD0) #define PORT_PA08C_SERCOM0_PAD0 (1ul << 8) #define PIN_PA09C_SERCOM0_PAD1 9L /**< \brief SERCOM0 signal: PAD1 on PA09 mux C */ #define MUX_PA09C_SERCOM0_PAD1 2L #define PINMUX_PA09C_SERCOM0_PAD1 ((PIN_PA09C_SERCOM0_PAD1 << 16) | MUX_PA09C_SERCOM0_PAD1) #define PORT_PA09C_SERCOM0_PAD1 (1ul << 9) #define PIN_PA06D_SERCOM0_PAD2 6L /**< \brief SERCOM0 signal: PAD2 on PA06 mux D */ #define MUX_PA06D_SERCOM0_PAD2 3L #define PINMUX_PA06D_SERCOM0_PAD2 ((PIN_PA06D_SERCOM0_PAD2 << 16) | MUX_PA06D_SERCOM0_PAD2) #define PORT_PA06D_SERCOM0_PAD2 (1ul << 6) #define PIN_PA10C_SERCOM0_PAD2 10L /**< \brief SERCOM0 signal: PAD2 on PA10 mux C */ #define MUX_PA10C_SERCOM0_PAD2 2L #define PINMUX_PA10C_SERCOM0_PAD2 ((PIN_PA10C_SERCOM0_PAD2 << 16) | MUX_PA10C_SERCOM0_PAD2) #define PORT_PA10C_SERCOM0_PAD2 (1ul << 10) #define PIN_PA07D_SERCOM0_PAD3 7L /**< \brief SERCOM0 signal: PAD3 on PA07 mux D */ #define MUX_PA07D_SERCOM0_PAD3 3L #define PINMUX_PA07D_SERCOM0_PAD3 ((PIN_PA07D_SERCOM0_PAD3 << 16) | MUX_PA07D_SERCOM0_PAD3) #define PORT_PA07D_SERCOM0_PAD3 (1ul << 7) #define PIN_PA11C_SERCOM0_PAD3 11L /**< \brief SERCOM0 signal: PAD3 on PA11 mux C */ #define MUX_PA11C_SERCOM0_PAD3 2L #define PINMUX_PA11C_SERCOM0_PAD3 ((PIN_PA11C_SERCOM0_PAD3 << 16) | MUX_PA11C_SERCOM0_PAD3) #define PORT_PA11C_SERCOM0_PAD3 (1ul << 11) /* ========== PORT definition for SERCOM1 peripheral ========== */ #define PIN_PA16C_SERCOM1_PAD0 16L /**< \brief SERCOM1 signal: PAD0 on PA16 mux C */ #define MUX_PA16C_SERCOM1_PAD0 2L #define PINMUX_PA16C_SERCOM1_PAD0 ((PIN_PA16C_SERCOM1_PAD0 << 16) | MUX_PA16C_SERCOM1_PAD0) #define PORT_PA16C_SERCOM1_PAD0 (1ul << 16) #define PIN_PA17C_SERCOM1_PAD1 17L /**< \brief SERCOM1 signal: PAD1 on PA17 mux C */ #define MUX_PA17C_SERCOM1_PAD1 2L #define PINMUX_PA17C_SERCOM1_PAD1 ((PIN_PA17C_SERCOM1_PAD1 << 16) | MUX_PA17C_SERCOM1_PAD1) #define PORT_PA17C_SERCOM1_PAD1 (1ul << 17) #define PIN_PA30D_SERCOM1_PAD2 30L /**< \brief SERCOM1 signal: PAD2 on PA30 mux D */ #define MUX_PA30D_SERCOM1_PAD2 3L #define PINMUX_PA30D_SERCOM1_PAD2 ((PIN_PA30D_SERCOM1_PAD2 << 16) | MUX_PA30D_SERCOM1_PAD2) #define PORT_PA30D_SERCOM1_PAD2 (1ul << 30) #define PIN_PA18C_SERCOM1_PAD2 18L /**< \brief SERCOM1 signal: PAD2 on PA18 mux C */ #define MUX_PA18C_SERCOM1_PAD2 2L #define PINMUX_PA18C_SERCOM1_PAD2 ((PIN_PA18C_SERCOM1_PAD2 << 16) | MUX_PA18C_SERCOM1_PAD2) #define PORT_PA18C_SERCOM1_PAD2 (1ul << 18) #define PIN_PA31D_SERCOM1_PAD3 31L /**< \brief SERCOM1 signal: PAD3 on PA31 mux D */ #define MUX_PA31D_SERCOM1_PAD3 3L #define PINMUX_PA31D_SERCOM1_PAD3 ((PIN_PA31D_SERCOM1_PAD3 << 16) | MUX_PA31D_SERCOM1_PAD3) #define PORT_PA31D_SERCOM1_PAD3 (1ul << 31) #define PIN_PA19C_SERCOM1_PAD3 19L /**< \brief SERCOM1 signal: PAD3 on PA19 mux C */ #define MUX_PA19C_SERCOM1_PAD3 2L #define PINMUX_PA19C_SERCOM1_PAD3 ((PIN_PA19C_SERCOM1_PAD3 << 16) | MUX_PA19C_SERCOM1_PAD3) #define PORT_PA19C_SERCOM1_PAD3 (1ul << 19) /* ========== PORT definition for SERCOM2 peripheral ========== */ #define PIN_PA08D_SERCOM2_PAD0 8L /**< \brief SERCOM2 signal: PAD0 on PA08 mux D */ #define MUX_PA08D_SERCOM2_PAD0 3L #define PINMUX_PA08D_SERCOM2_PAD0 ((PIN_PA08D_SERCOM2_PAD0 << 16) | MUX_PA08D_SERCOM2_PAD0) #define PORT_PA08D_SERCOM2_PAD0 (1ul << 8) #define PIN_PA09D_SERCOM2_PAD1 9L /**< \brief SERCOM2 signal: PAD1 on PA09 mux D */ #define MUX_PA09D_SERCOM2_PAD1 3L #define PINMUX_PA09D_SERCOM2_PAD1 ((PIN_PA09D_SERCOM2_PAD1 << 16) | MUX_PA09D_SERCOM2_PAD1) #define PORT_PA09D_SERCOM2_PAD1 (1ul << 9) #define PIN_PA10D_SERCOM2_PAD2 10L /**< \brief SERCOM2 signal: PAD2 on PA10 mux D */ #define MUX_PA10D_SERCOM2_PAD2 3L #define PINMUX_PA10D_SERCOM2_PAD2 ((PIN_PA10D_SERCOM2_PAD2 << 16) | MUX_PA10D_SERCOM2_PAD2) #define PORT_PA10D_SERCOM2_PAD2 (1ul << 10) #define PIN_PA14C_SERCOM2_PAD2 14L /**< \brief SERCOM2 signal: PAD2 on PA14 mux C */ #define MUX_PA14C_SERCOM2_PAD2 2L #define PINMUX_PA14C_SERCOM2_PAD2 ((PIN_PA14C_SERCOM2_PAD2 << 16) | MUX_PA14C_SERCOM2_PAD2) #define PORT_PA14C_SERCOM2_PAD2 (1ul << 14) #define PIN_PA11D_SERCOM2_PAD3 11L /**< \brief SERCOM2 signal: PAD3 on PA11 mux D */ #define MUX_PA11D_SERCOM2_PAD3 3L #define PINMUX_PA11D_SERCOM2_PAD3 ((PIN_PA11D_SERCOM2_PAD3 << 16) | MUX_PA11D_SERCOM2_PAD3) #define PORT_PA11D_SERCOM2_PAD3 (1ul << 11) #define PIN_PA15C_SERCOM2_PAD3 15L /**< \brief SERCOM2 signal: PAD3 on PA15 mux C */ #define MUX_PA15C_SERCOM2_PAD3 2L #define PINMUX_PA15C_SERCOM2_PAD3 ((PIN_PA15C_SERCOM2_PAD3 << 16) | MUX_PA15C_SERCOM2_PAD3) #define PORT_PA15C_SERCOM2_PAD3 (1ul << 15) /* ========== PORT definition for SERCOM3 peripheral ========== */ #define PIN_PA16D_SERCOM3_PAD0 16L /**< \brief SERCOM3 signal: PAD0 on PA16 mux D */ #define MUX_PA16D_SERCOM3_PAD0 3L #define PINMUX_PA16D_SERCOM3_PAD0 ((PIN_PA16D_SERCOM3_PAD0 << 16) | MUX_PA16D_SERCOM3_PAD0) #define PORT_PA16D_SERCOM3_PAD0 (1ul << 16) #define PIN_PA27F_SERCOM3_PAD0 27L /**< \brief SERCOM3 signal: PAD0 on PA27 mux F */ #define MUX_PA27F_SERCOM3_PAD0 5L #define PINMUX_PA27F_SERCOM3_PAD0 ((PIN_PA27F_SERCOM3_PAD0 << 16) | MUX_PA27F_SERCOM3_PAD0) #define PORT_PA27F_SERCOM3_PAD0 (1ul << 27) #define PIN_PA17D_SERCOM3_PAD1 17L /**< \brief SERCOM3 signal: PAD1 on PA17 mux D */ #define MUX_PA17D_SERCOM3_PAD1 3L #define PINMUX_PA17D_SERCOM3_PAD1 ((PIN_PA17D_SERCOM3_PAD1 << 16) | MUX_PA17D_SERCOM3_PAD1) #define PORT_PA17D_SERCOM3_PAD1 (1ul << 17) #define PIN_PA28F_SERCOM3_PAD1 28L /**< \brief SERCOM3 signal: PAD1 on PA28 mux F */ #define MUX_PA28F_SERCOM3_PAD1 5L #define PINMUX_PA28F_SERCOM3_PAD1 ((PIN_PA28F_SERCOM3_PAD1 << 16) | MUX_PA28F_SERCOM3_PAD1) #define PORT_PA28F_SERCOM3_PAD1 (1ul << 28) #define PIN_PA18D_SERCOM3_PAD2 18L /**< \brief SERCOM3 signal: PAD2 on PA18 mux D */ #define MUX_PA18D_SERCOM3_PAD2 3L #define PINMUX_PA18D_SERCOM3_PAD2 ((PIN_PA18D_SERCOM3_PAD2 << 16) | MUX_PA18D_SERCOM3_PAD2) #define PORT_PA18D_SERCOM3_PAD2 (1ul << 18) #define PIN_PA20D_SERCOM3_PAD2 20L /**< \brief SERCOM3 signal: PAD2 on PA20 mux D */ #define MUX_PA20D_SERCOM3_PAD2 3L #define PINMUX_PA20D_SERCOM3_PAD2 ((PIN_PA20D_SERCOM3_PAD2 << 16) | MUX_PA20D_SERCOM3_PAD2) #define PORT_PA20D_SERCOM3_PAD2 (1ul << 20) #define PIN_PA24C_SERCOM3_PAD2 24L /**< \brief SERCOM3 signal: PAD2 on PA24 mux C */ #define MUX_PA24C_SERCOM3_PAD2 2L #define PINMUX_PA24C_SERCOM3_PAD2 ((PIN_PA24C_SERCOM3_PAD2 << 16) | MUX_PA24C_SERCOM3_PAD2) #define PORT_PA24C_SERCOM3_PAD2 (1ul << 24) #define PIN_PA19D_SERCOM3_PAD3 19L /**< \brief SERCOM3 signal: PAD3 on PA19 mux D */ #define MUX_PA19D_SERCOM3_PAD3 3L #define PINMUX_PA19D_SERCOM3_PAD3 ((PIN_PA19D_SERCOM3_PAD3 << 16) | MUX_PA19D_SERCOM3_PAD3) #define PORT_PA19D_SERCOM3_PAD3 (1ul << 19) #define PIN_PA25C_SERCOM3_PAD3 25L /**< \brief SERCOM3 signal: PAD3 on PA25 mux C */ #define MUX_PA25C_SERCOM3_PAD3 2L #define PINMUX_PA25C_SERCOM3_PAD3 ((PIN_PA25C_SERCOM3_PAD3 << 16) | MUX_PA25C_SERCOM3_PAD3) #define PORT_PA25C_SERCOM3_PAD3 (1ul << 25) /* ========== PORT definition for SERCOM4 peripheral ========== */ #define PIN_PB08D_SERCOM4_PAD0 40L /**< \brief SERCOM4 signal: PAD0 on PB08 mux D */ #define MUX_PB08D_SERCOM4_PAD0 3L #define PINMUX_PB08D_SERCOM4_PAD0 ((PIN_PB08D_SERCOM4_PAD0 << 16) | MUX_PB08D_SERCOM4_PAD0) #define PORT_PB08D_SERCOM4_PAD0 (1ul << 8) #define PIN_PC19F_SERCOM4_PAD0 83L /**< \brief SERCOM4 signal: PAD0 on PC19 mux F */ #define MUX_PC19F_SERCOM4_PAD0 5L #define PINMUX_PC19F_SERCOM4_PAD0 ((PIN_PC19F_SERCOM4_PAD0 << 16) | MUX_PC19F_SERCOM4_PAD0) #define PORT_PC19F_SERCOM4_PAD0 (1ul << 19) #define PIN_PB09D_SERCOM4_PAD1 41L /**< \brief SERCOM4 signal: PAD1 on PB09 mux D */ #define MUX_PB09D_SERCOM4_PAD1 3L #define PINMUX_PB09D_SERCOM4_PAD1 ((PIN_PB09D_SERCOM4_PAD1 << 16) | MUX_PB09D_SERCOM4_PAD1) #define PORT_PB09D_SERCOM4_PAD1 (1ul << 9) #define PIN_PB31F_SERCOM4_PAD1 63L /**< \brief SERCOM4 signal: PAD1 on PB31 mux F */ #define MUX_PB31F_SERCOM4_PAD1 5L #define PINMUX_PB31F_SERCOM4_PAD1 ((PIN_PB31F_SERCOM4_PAD1 << 16) | MUX_PB31F_SERCOM4_PAD1) #define PORT_PB31F_SERCOM4_PAD1 (1ul << 31) #define PIN_PA14D_SERCOM4_PAD2 14L /**< \brief SERCOM4 signal: PAD2 on PA14 mux D */ #define MUX_PA14D_SERCOM4_PAD2 3L #define PINMUX_PA14D_SERCOM4_PAD2 ((PIN_PA14D_SERCOM4_PAD2 << 16) | MUX_PA14D_SERCOM4_PAD2) #define PORT_PA14D_SERCOM4_PAD2 (1ul << 14) #define PIN_PB14C_SERCOM4_PAD2 46L /**< \brief SERCOM4 signal: PAD2 on PB14 mux C */ #define MUX_PB14C_SERCOM4_PAD2 2L #define PINMUX_PB14C_SERCOM4_PAD2 ((PIN_PB14C_SERCOM4_PAD2 << 16) | MUX_PB14C_SERCOM4_PAD2) #define PORT_PB14C_SERCOM4_PAD2 (1ul << 14) #define PIN_PB30F_SERCOM4_PAD2 62L /**< \brief SERCOM4 signal: PAD2 on PB30 mux F */ #define MUX_PB30F_SERCOM4_PAD2 5L #define PINMUX_PB30F_SERCOM4_PAD2 ((PIN_PB30F_SERCOM4_PAD2 << 16) | MUX_PB30F_SERCOM4_PAD2) #define PORT_PB30F_SERCOM4_PAD2 (1ul << 30) #define PIN_PA15D_SERCOM4_PAD3 15L /**< \brief SERCOM4 signal: PAD3 on PA15 mux D */ #define MUX_PA15D_SERCOM4_PAD3 3L #define PINMUX_PA15D_SERCOM4_PAD3 ((PIN_PA15D_SERCOM4_PAD3 << 16) | MUX_PA15D_SERCOM4_PAD3) #define PORT_PA15D_SERCOM4_PAD3 (1ul << 15) #define PIN_PB15C_SERCOM4_PAD3 47L /**< \brief SERCOM4 signal: PAD3 on PB15 mux C */ #define MUX_PB15C_SERCOM4_PAD3 2L #define PINMUX_PB15C_SERCOM4_PAD3 ((PIN_PB15C_SERCOM4_PAD3 << 16) | MUX_PB15C_SERCOM4_PAD3) #define PORT_PB15C_SERCOM4_PAD3 (1ul << 15) #define PIN_PC18F_SERCOM4_PAD3 82L /**< \brief SERCOM4 signal: PAD3 on PC18 mux F */ #define MUX_PC18F_SERCOM4_PAD3 5L #define PINMUX_PC18F_SERCOM4_PAD3 ((PIN_PC18F_SERCOM4_PAD3 << 16) | MUX_PC18F_SERCOM4_PAD3) #define PORT_PC18F_SERCOM4_PAD3 (1ul << 18) /* ========== PORT definition for TCC0 peripheral ========== */ #define PIN_PA08E_TCC0_WO0 8L /**< \brief TCC0 signal: WO0 on PA08 mux E */ #define MUX_PA08E_TCC0_WO0 4L #define PINMUX_PA08E_TCC0_WO0 ((PIN_PA08E_TCC0_WO0 << 16) | MUX_PA08E_TCC0_WO0) #define PORT_PA08E_TCC0_WO0 (1ul << 8) #define PIN_PB30E_TCC0_WO0 62L /**< \brief TCC0 signal: WO0 on PB30 mux E */ #define MUX_PB30E_TCC0_WO0 4L #define PINMUX_PB30E_TCC0_WO0 ((PIN_PB30E_TCC0_WO0 << 16) | MUX_PB30E_TCC0_WO0) #define PORT_PB30E_TCC0_WO0 (1ul << 30) #define PIN_PA16F_TCC0_WO0 16L /**< \brief TCC0 signal: WO0 on PA16 mux F */ #define MUX_PA16F_TCC0_WO0 5L #define PINMUX_PA16F_TCC0_WO0 ((PIN_PA16F_TCC0_WO0 << 16) | MUX_PA16F_TCC0_WO0) #define PORT_PA16F_TCC0_WO0 (1ul << 16) #define PIN_PA09E_TCC0_WO1 9L /**< \brief TCC0 signal: WO1 on PA09 mux E */ #define MUX_PA09E_TCC0_WO1 4L #define PINMUX_PA09E_TCC0_WO1 ((PIN_PA09E_TCC0_WO1 << 16) | MUX_PA09E_TCC0_WO1) #define PORT_PA09E_TCC0_WO1 (1ul << 9) #define PIN_PB31E_TCC0_WO1 63L /**< \brief TCC0 signal: WO1 on PB31 mux E */ #define MUX_PB31E_TCC0_WO1 4L #define PINMUX_PB31E_TCC0_WO1 ((PIN_PB31E_TCC0_WO1 << 16) | MUX_PB31E_TCC0_WO1) #define PORT_PB31E_TCC0_WO1 (1ul << 31) #define PIN_PA17F_TCC0_WO1 17L /**< \brief TCC0 signal: WO1 on PA17 mux F */ #define MUX_PA17F_TCC0_WO1 5L #define PINMUX_PA17F_TCC0_WO1 ((PIN_PA17F_TCC0_WO1 << 16) | MUX_PA17F_TCC0_WO1) #define PORT_PA17F_TCC0_WO1 (1ul << 17) #define PIN_PA10F_TCC0_WO2 10L /**< \brief TCC0 signal: WO2 on PA10 mux F */ #define MUX_PA10F_TCC0_WO2 5L #define PINMUX_PA10F_TCC0_WO2 ((PIN_PA10F_TCC0_WO2 << 16) | MUX_PA10F_TCC0_WO2) #define PORT_PA10F_TCC0_WO2 (1ul << 10) #define PIN_PA18F_TCC0_WO2 18L /**< \brief TCC0 signal: WO2 on PA18 mux F */ #define MUX_PA18F_TCC0_WO2 5L #define PINMUX_PA18F_TCC0_WO2 ((PIN_PA18F_TCC0_WO2 << 16) | MUX_PA18F_TCC0_WO2) #define PORT_PA18F_TCC0_WO2 (1ul << 18) #define PIN_PA11F_TCC0_WO3 11L /**< \brief TCC0 signal: WO3 on PA11 mux F */ #define MUX_PA11F_TCC0_WO3 5L #define PINMUX_PA11F_TCC0_WO3 ((PIN_PA11F_TCC0_WO3 << 16) | MUX_PA11F_TCC0_WO3) #define PORT_PA11F_TCC0_WO3 (1ul << 11) #define PIN_PA19F_TCC0_WO3 19L /**< \brief TCC0 signal: WO3 on PA19 mux F */ #define MUX_PA19F_TCC0_WO3 5L #define PINMUX_PA19F_TCC0_WO3 ((PIN_PA19F_TCC0_WO3 << 16) | MUX_PA19F_TCC0_WO3) #define PORT_PA19F_TCC0_WO3 (1ul << 19) #define PIN_PB16F_TCC0_WO4 48L /**< \brief TCC0 signal: WO4 on PB16 mux F */ #define MUX_PB16F_TCC0_WO4 5L #define PINMUX_PB16F_TCC0_WO4 ((PIN_PB16F_TCC0_WO4 << 16) | MUX_PB16F_TCC0_WO4) #define PORT_PB16F_TCC0_WO4 (1ul << 16) #define PIN_PA14F_TCC0_WO4 14L /**< \brief TCC0 signal: WO4 on PA14 mux F */ #define MUX_PA14F_TCC0_WO4 5L #define PINMUX_PA14F_TCC0_WO4 ((PIN_PA14F_TCC0_WO4 << 16) | MUX_PA14F_TCC0_WO4) #define PORT_PA14F_TCC0_WO4 (1ul << 14) #define PIN_PA15F_TCC0_WO5 15L /**< \brief TCC0 signal: WO5 on PA15 mux F */ #define MUX_PA15F_TCC0_WO5 5L #define PINMUX_PA15F_TCC0_WO5 ((PIN_PA15F_TCC0_WO5 << 16) | MUX_PA15F_TCC0_WO5) #define PORT_PA15F_TCC0_WO5 (1ul << 15) #define PIN_PB17F_TCC0_WO5 49L /**< \brief TCC0 signal: WO5 on PB17 mux F */ #define MUX_PB17F_TCC0_WO5 5L #define PINMUX_PB17F_TCC0_WO5 ((PIN_PB17F_TCC0_WO5 << 16) | MUX_PB17F_TCC0_WO5) #define PORT_PB17F_TCC0_WO5 (1ul << 17) #define PIN_PA16F_TCC0_WO6 16L /**< \brief TCC0 signal: WO6 on PA16 mux F */ #define MUX_PA16F_TCC0_WO6 5L #define PINMUX_PA16F_TCC0_WO6 ((PIN_PA16F_TCC0_WO6 << 16) | MUX_PA16F_TCC0_WO6) #define PORT_PA16F_TCC0_WO6 (1ul << 16) #define PIN_PA20F_TCC0_WO6 20L /**< \brief TCC0 signal: WO6 on PA20 mux F */ #define MUX_PA20F_TCC0_WO6 5L #define PINMUX_PA20F_TCC0_WO6 ((PIN_PA20F_TCC0_WO6 << 16) | MUX_PA20F_TCC0_WO6) #define PORT_PA20F_TCC0_WO6 (1ul << 20) #define PIN_PA17F_TCC0_WO7 17L /**< \brief TCC0 signal: WO7 on PA17 mux F */ #define MUX_PA17F_TCC0_WO7 5L #define PINMUX_PA17F_TCC0_WO7 ((PIN_PA17F_TCC0_WO7 << 16) | MUX_PA17F_TCC0_WO7) #define PORT_PA17F_TCC0_WO7 (1ul << 17) /* ========== PORT definition for TCC1 peripheral ========== */ #define PIN_PA06E_TCC1_WO0 6L /**< \brief TCC1 signal: WO0 on PA06 mux E */ #define MUX_PA06E_TCC1_WO0 4L #define PINMUX_PA06E_TCC1_WO0 ((PIN_PA06E_TCC1_WO0 << 16) | MUX_PA06E_TCC1_WO0) #define PORT_PA06E_TCC1_WO0 (1ul << 6) #define PIN_PA10E_TCC1_WO0 10L /**< \brief TCC1 signal: WO0 on PA10 mux E */ #define MUX_PA10E_TCC1_WO0 4L #define PINMUX_PA10E_TCC1_WO0 ((PIN_PA10E_TCC1_WO0 << 16) | MUX_PA10E_TCC1_WO0) #define PORT_PA10E_TCC1_WO0 (1ul << 10) #define PIN_PA30E_TCC1_WO0 30L /**< \brief TCC1 signal: WO0 on PA30 mux E */ #define MUX_PA30E_TCC1_WO0 4L #define PINMUX_PA30E_TCC1_WO0 ((PIN_PA30E_TCC1_WO0 << 16) | MUX_PA30E_TCC1_WO0) #define PORT_PA30E_TCC1_WO0 (1ul << 30) #define PIN_PA07E_TCC1_WO1 7L /**< \brief TCC1 signal: WO1 on PA07 mux E */ #define MUX_PA07E_TCC1_WO1 4L #define PINMUX_PA07E_TCC1_WO1 ((PIN_PA07E_TCC1_WO1 << 16) | MUX_PA07E_TCC1_WO1) #define PORT_PA07E_TCC1_WO1 (1ul << 7) #define PIN_PA11E_TCC1_WO1 11L /**< \brief TCC1 signal: WO1 on PA11 mux E */ #define MUX_PA11E_TCC1_WO1 4L #define PINMUX_PA11E_TCC1_WO1 ((PIN_PA11E_TCC1_WO1 << 16) | MUX_PA11E_TCC1_WO1) #define PORT_PA11E_TCC1_WO1 (1ul << 11) #define PIN_PA31E_TCC1_WO1 31L /**< \brief TCC1 signal: WO1 on PA31 mux E */ #define MUX_PA31E_TCC1_WO1 4L #define PINMUX_PA31E_TCC1_WO1 ((PIN_PA31E_TCC1_WO1 << 16) | MUX_PA31E_TCC1_WO1) #define PORT_PA31E_TCC1_WO1 (1ul << 31) #define PIN_PA08F_TCC1_WO2 8L /**< \brief TCC1 signal: WO2 on PA08 mux F */ #define MUX_PA08F_TCC1_WO2 5L #define PINMUX_PA08F_TCC1_WO2 ((PIN_PA08F_TCC1_WO2 << 16) | MUX_PA08F_TCC1_WO2) #define PORT_PA08F_TCC1_WO2 (1ul << 8) #define PIN_PA24F_TCC1_WO2 24L /**< \brief TCC1 signal: WO2 on PA24 mux F */ #define MUX_PA24F_TCC1_WO2 5L #define PINMUX_PA24F_TCC1_WO2 ((PIN_PA24F_TCC1_WO2 << 16) | MUX_PA24F_TCC1_WO2) #define PORT_PA24F_TCC1_WO2 (1ul << 24) #define PIN_PB30F_TCC1_WO2 62L /**< \brief TCC1 signal: WO2 on PB30 mux F */ #define MUX_PB30F_TCC1_WO2 5L #define PINMUX_PB30F_TCC1_WO2 ((PIN_PB30F_TCC1_WO2 << 16) | MUX_PB30F_TCC1_WO2) #define PORT_PB30F_TCC1_WO2 (1ul << 30) #define PIN_PA09F_TCC1_WO3 9L /**< \brief TCC1 signal: WO3 on PA09 mux F */ #define MUX_PA09F_TCC1_WO3 5L #define PINMUX_PA09F_TCC1_WO3 ((PIN_PA09F_TCC1_WO3 << 16) | MUX_PA09F_TCC1_WO3) #define PORT_PA09F_TCC1_WO3 (1ul << 9) #define PIN_PA25F_TCC1_WO3 25L /**< \brief TCC1 signal: WO3 on PA25 mux F */ #define MUX_PA25F_TCC1_WO3 5L #define PINMUX_PA25F_TCC1_WO3 ((PIN_PA25F_TCC1_WO3 << 16) | MUX_PA25F_TCC1_WO3) #define PORT_PA25F_TCC1_WO3 (1ul << 25) #define PIN_PB31F_TCC1_WO3 63L /**< \brief TCC1 signal: WO3 on PB31 mux F */ #define MUX_PB31F_TCC1_WO3 5L #define PINMUX_PB31F_TCC1_WO3 ((PIN_PB31F_TCC1_WO3 << 16) | MUX_PB31F_TCC1_WO3) #define PORT_PB31F_TCC1_WO3 (1ul << 31) /* ========== PORT definition for TCC2 peripheral ========== */ #define PIN_PA16E_TCC2_WO0 16L /**< \brief TCC2 signal: WO0 on PA16 mux E */ #define MUX_PA16E_TCC2_WO0 4L #define PINMUX_PA16E_TCC2_WO0 ((PIN_PA16E_TCC2_WO0 << 16) | MUX_PA16E_TCC2_WO0) #define PORT_PA16E_TCC2_WO0 (1ul << 16) #define PIN_PA17E_TCC2_WO1 17L /**< \brief TCC2 signal: WO1 on PA17 mux E */ #define MUX_PA17E_TCC2_WO1 4L #define PINMUX_PA17E_TCC2_WO1 ((PIN_PA17E_TCC2_WO1 << 16) | MUX_PA17E_TCC2_WO1) #define PORT_PA17E_TCC2_WO1 (1ul << 17) /* ========== PORT definition for TC0 peripheral ========== */ #define PIN_PB08E_TC0_WO0 40L /**< \brief TC0 signal: WO0 on PB08 mux E */ #define MUX_PB08E_TC0_WO0 4L #define PINMUX_PB08E_TC0_WO0 ((PIN_PB08E_TC0_WO0 << 16) | MUX_PB08E_TC0_WO0) #define PORT_PB08E_TC0_WO0 (1ul << 8) #define PIN_PB09E_TC0_WO1 41L /**< \brief TC0 signal: WO1 on PB09 mux E */ #define MUX_PB09E_TC0_WO1 4L #define PINMUX_PB09E_TC0_WO1 ((PIN_PB09E_TC0_WO1 << 16) | MUX_PB09E_TC0_WO1) #define PORT_PB09E_TC0_WO1 (1ul << 9) /* ========== PORT definition for TC1 peripheral ========== */ #define PIN_PA24E_TC1_WO0 24L /**< \brief TC1 signal: WO0 on PA24 mux E */ #define MUX_PA24E_TC1_WO0 4L #define PINMUX_PA24E_TC1_WO0 ((PIN_PA24E_TC1_WO0 << 16) | MUX_PA24E_TC1_WO0) #define PORT_PA24E_TC1_WO0 (1ul << 24) #define PIN_PB14E_TC1_WO0 46L /**< \brief TC1 signal: WO0 on PB14 mux E */ #define MUX_PB14E_TC1_WO0 4L #define PINMUX_PB14E_TC1_WO0 ((PIN_PB14E_TC1_WO0 << 16) | MUX_PB14E_TC1_WO0) #define PORT_PB14E_TC1_WO0 (1ul << 14) #define PIN_PA25E_TC1_WO1 25L /**< \brief TC1 signal: WO1 on PA25 mux E */ #define MUX_PA25E_TC1_WO1 4L #define PINMUX_PA25E_TC1_WO1 ((PIN_PA25E_TC1_WO1 << 16) | MUX_PA25E_TC1_WO1) #define PORT_PA25E_TC1_WO1 (1ul << 25) #define PIN_PB15E_TC1_WO1 47L /**< \brief TC1 signal: WO1 on PB15 mux E */ #define MUX_PB15E_TC1_WO1 4L #define PINMUX_PB15E_TC1_WO1 ((PIN_PB15E_TC1_WO1 << 16) | MUX_PB15E_TC1_WO1) #define PORT_PB15E_TC1_WO1 (1ul << 15) /* ========== PORT definition for SERCOM5 peripheral ========== */ #define PIN_PB30D_SERCOM5_PAD0 62L /**< \brief SERCOM5 signal: PAD0 on PB30 mux D */ #define MUX_PB30D_SERCOM5_PAD0 3L #define PINMUX_PB30D_SERCOM5_PAD0 ((PIN_PB30D_SERCOM5_PAD0 << 16) | MUX_PB30D_SERCOM5_PAD0) #define PORT_PB30D_SERCOM5_PAD0 (1ul << 30) #define PIN_PB16C_SERCOM5_PAD0 48L /**< \brief SERCOM5 signal: PAD0 on PB16 mux C */ #define MUX_PB16C_SERCOM5_PAD0 2L #define PINMUX_PB16C_SERCOM5_PAD0 ((PIN_PB16C_SERCOM5_PAD0 << 16) | MUX_PB16C_SERCOM5_PAD0) #define PORT_PB16C_SERCOM5_PAD0 (1ul << 16) #define PIN_PB31D_SERCOM5_PAD1 63L /**< \brief SERCOM5 signal: PAD1 on PB31 mux D */ #define MUX_PB31D_SERCOM5_PAD1 3L #define PINMUX_PB31D_SERCOM5_PAD1 ((PIN_PB31D_SERCOM5_PAD1 << 16) | MUX_PB31D_SERCOM5_PAD1) #define PORT_PB31D_SERCOM5_PAD1 (1ul << 31) #define PIN_PB17C_SERCOM5_PAD1 49L /**< \brief SERCOM5 signal: PAD1 on PB17 mux C */ #define MUX_PB17C_SERCOM5_PAD1 2L #define PINMUX_PB17C_SERCOM5_PAD1 ((PIN_PB17C_SERCOM5_PAD1 << 16) | MUX_PB17C_SERCOM5_PAD1) #define PORT_PB17C_SERCOM5_PAD1 (1ul << 17) #define PIN_PA24D_SERCOM5_PAD2 24L /**< \brief SERCOM5 signal: PAD2 on PA24 mux D */ #define MUX_PA24D_SERCOM5_PAD2 3L #define PINMUX_PA24D_SERCOM5_PAD2 ((PIN_PA24D_SERCOM5_PAD2 << 16) | MUX_PA24D_SERCOM5_PAD2) #define PORT_PA24D_SERCOM5_PAD2 (1ul << 24) #define PIN_PB00D_SERCOM5_PAD2 32L /**< \brief SERCOM5 signal: PAD2 on PB00 mux D */ #define MUX_PB00D_SERCOM5_PAD2 3L #define PINMUX_PB00D_SERCOM5_PAD2 ((PIN_PB00D_SERCOM5_PAD2 << 16) | MUX_PB00D_SERCOM5_PAD2) #define PORT_PB00D_SERCOM5_PAD2 (1ul << 0) #define PIN_PA20C_SERCOM5_PAD2 20L /**< \brief SERCOM5 signal: PAD2 on PA20 mux C */ #define MUX_PA20C_SERCOM5_PAD2 2L #define PINMUX_PA20C_SERCOM5_PAD2 ((PIN_PA20C_SERCOM5_PAD2 << 16) | MUX_PA20C_SERCOM5_PAD2) #define PORT_PA20C_SERCOM5_PAD2 (1ul << 20) #define PIN_PA25D_SERCOM5_PAD3 25L /**< \brief SERCOM5 signal: PAD3 on PA25 mux D */ #define MUX_PA25D_SERCOM5_PAD3 3L #define PINMUX_PA25D_SERCOM5_PAD3 ((PIN_PA25D_SERCOM5_PAD3 << 16) | MUX_PA25D_SERCOM5_PAD3) #define PORT_PA25D_SERCOM5_PAD3 (1ul << 25) /* ========== PORT definition for TC4 peripheral ========== */ #define PIN_PA18E_TC4_WO0 18L /**< \brief TC4 signal: WO0 on PA18 mux E */ #define MUX_PA18E_TC4_WO0 4L #define PINMUX_PA18E_TC4_WO0 ((PIN_PA18E_TC4_WO0 << 16) | MUX_PA18E_TC4_WO0) #define PORT_PA18E_TC4_WO0 (1ul << 18) #define PIN_PA14E_TC4_WO0 14L /**< \brief TC4 signal: WO0 on PA14 mux E */ #define MUX_PA14E_TC4_WO0 4L #define PINMUX_PA14E_TC4_WO0 ((PIN_PA14E_TC4_WO0 << 16) | MUX_PA14E_TC4_WO0) #define PORT_PA14E_TC4_WO0 (1ul << 14) #define PIN_PA19E_TC4_WO1 19L /**< \brief TC4 signal: WO1 on PA19 mux E */ #define MUX_PA19E_TC4_WO1 4L #define PINMUX_PA19E_TC4_WO1 ((PIN_PA19E_TC4_WO1 << 16) | MUX_PA19E_TC4_WO1) #define PORT_PA19E_TC4_WO1 (1ul << 19) #define PIN_PA15E_TC4_WO1 15L /**< \brief TC4 signal: WO1 on PA15 mux E */ #define MUX_PA15E_TC4_WO1 4L #define PINMUX_PA15E_TC4_WO1 ((PIN_PA15E_TC4_WO1 << 16) | MUX_PA15E_TC4_WO1) #define PORT_PA15E_TC4_WO1 (1ul << 15) /* ========== PORT definition for ADC peripheral ========== */ #define PIN_PB08B_ADC_AIN2 40L /**< \brief ADC signal: AIN2 on PB08 mux B */ #define MUX_PB08B_ADC_AIN2 1L #define PINMUX_PB08B_ADC_AIN2 ((PIN_PB08B_ADC_AIN2 << 16) | MUX_PB08B_ADC_AIN2) #define PORT_PB08B_ADC_AIN2 (1ul << 8) #define PIN_PB09B_ADC_AIN3 41L /**< \brief ADC signal: AIN3 on PB09 mux B */ #define MUX_PB09B_ADC_AIN3 1L #define PINMUX_PB09B_ADC_AIN3 ((PIN_PB09B_ADC_AIN3 << 16) | MUX_PB09B_ADC_AIN3) #define PORT_PB09B_ADC_AIN3 (1ul << 9) #define PIN_PA06B_ADC_AIN6 6L /**< \brief ADC signal: AIN6 on PA06 mux B */ #define MUX_PA06B_ADC_AIN6 1L #define PINMUX_PA06B_ADC_AIN6 ((PIN_PA06B_ADC_AIN6 << 16) | MUX_PA06B_ADC_AIN6) #define PORT_PA06B_ADC_AIN6 (1ul << 6) #define PIN_PA07B_ADC_AIN7 7L /**< \brief ADC signal: AIN7 on PA07 mux B */ #define MUX_PA07B_ADC_AIN7 1L #define PINMUX_PA07B_ADC_AIN7 ((PIN_PA07B_ADC_AIN7 << 16) | MUX_PA07B_ADC_AIN7) #define PORT_PA07B_ADC_AIN7 (1ul << 7) #define PIN_PB00B_ADC_AIN8 32L /**< \brief ADC signal: AIN8 on PB00 mux B */ #define MUX_PB00B_ADC_AIN8 1L #define PINMUX_PB00B_ADC_AIN8 ((PIN_PB00B_ADC_AIN8 << 16) | MUX_PB00B_ADC_AIN8) #define PORT_PB00B_ADC_AIN8 (1ul << 0) #define PIN_PA08B_ADC_AIN16 8L /**< \brief ADC signal: AIN16 on PA08 mux B */ #define MUX_PA08B_ADC_AIN16 1L #define PINMUX_PA08B_ADC_AIN16 ((PIN_PA08B_ADC_AIN16 << 16) | MUX_PA08B_ADC_AIN16) #define PORT_PA08B_ADC_AIN16 (1ul << 8) #define PIN_PA09B_ADC_AIN17 9L /**< \brief ADC signal: AIN17 on PA09 mux B */ #define MUX_PA09B_ADC_AIN17 1L #define PINMUX_PA09B_ADC_AIN17 ((PIN_PA09B_ADC_AIN17 << 16) | MUX_PA09B_ADC_AIN17) #define PORT_PA09B_ADC_AIN17 (1ul << 9) #define PIN_PA10B_ADC_AIN18 10L /**< \brief ADC signal: AIN18 on PA10 mux B */ #define MUX_PA10B_ADC_AIN18 1L #define PINMUX_PA10B_ADC_AIN18 ((PIN_PA10B_ADC_AIN18 << 16) | MUX_PA10B_ADC_AIN18) #define PORT_PA10B_ADC_AIN18 (1ul << 10) #define PIN_PA11B_ADC_AIN19 11L /**< \brief ADC signal: AIN19 on PA11 mux B */ #define MUX_PA11B_ADC_AIN19 1L #define PINMUX_PA11B_ADC_AIN19 ((PIN_PA11B_ADC_AIN19 << 16) | MUX_PA11B_ADC_AIN19) #define PORT_PA11B_ADC_AIN19 (1ul << 11) /* ========== PORT definition for AC peripheral ========== */ #define PIN_PA06B_AC_AIN2 6L /**< \brief AC signal: AIN2 on PA06 mux B */ #define MUX_PA06B_AC_AIN2 1L #define PINMUX_PA06B_AC_AIN2 ((PIN_PA06B_AC_AIN2 << 16) | MUX_PA06B_AC_AIN2) #define PORT_PA06B_AC_AIN2 (1ul << 6) #define PIN_PA07B_AC_AIN3 7L /**< \brief AC signal: AIN3 on PA07 mux B */ #define MUX_PA07B_AC_AIN3 1L #define PINMUX_PA07B_AC_AIN3 ((PIN_PA07B_AC_AIN3 << 16) | MUX_PA07B_AC_AIN3) #define PORT_PA07B_AC_AIN3 (1ul << 7) #define PIN_PA18H_AC_CMP0 18L /**< \brief AC signal: CMP0 on PA18 mux H */ #define MUX_PA18H_AC_CMP0 7L #define PINMUX_PA18H_AC_CMP0 ((PIN_PA18H_AC_CMP0 << 16) | MUX_PA18H_AC_CMP0) #define PORT_PA18H_AC_CMP0 (1ul << 18) #define PIN_PA19H_AC_CMP1 19L /**< \brief AC signal: CMP1 on PA19 mux H */ #define MUX_PA19H_AC_CMP1 7L #define PINMUX_PA19H_AC_CMP1 ((PIN_PA19H_AC_CMP1 << 16) | MUX_PA19H_AC_CMP1) #define PORT_PA19H_AC_CMP1 (1ul << 19) /* ========== PORT definition for CCL peripheral ========== */ #define PIN_PA16I_CCL_IN0 16L /**< \brief CCL signal: IN0 on PA16 mux I */ #define MUX_PA16I_CCL_IN0 8L #define PINMUX_PA16I_CCL_IN0 ((PIN_PA16I_CCL_IN0 << 16) | MUX_PA16I_CCL_IN0) #define PORT_PA16I_CCL_IN0 (1ul << 16) #define PIN_PA17I_CCL_IN1 17L /**< \brief CCL signal: IN1 on PA17 mux I */ #define MUX_PA17I_CCL_IN1 8L #define PINMUX_PA17I_CCL_IN1 ((PIN_PA17I_CCL_IN1 << 16) | MUX_PA17I_CCL_IN1) #define PORT_PA17I_CCL_IN1 (1ul << 17) #define PIN_PB00I_CCL_IN1 32L /**< \brief CCL signal: IN1 on PB00 mux I */ #define MUX_PB00I_CCL_IN1 8L #define PINMUX_PB00I_CCL_IN1 ((PIN_PB00I_CCL_IN1 << 16) | MUX_PB00I_CCL_IN1) #define PORT_PB00I_CCL_IN1 (1ul << 0) #define PIN_PA06I_CCL_IN2 6L /**< \brief CCL signal: IN2 on PA06 mux I */ #define MUX_PA06I_CCL_IN2 8L #define PINMUX_PA06I_CCL_IN2 ((PIN_PA06I_CCL_IN2 << 16) | MUX_PA06I_CCL_IN2) #define PORT_PA06I_CCL_IN2 (1ul << 6) #define PIN_PA18I_CCL_IN2 18L /**< \brief CCL signal: IN2 on PA18 mux I */ #define MUX_PA18I_CCL_IN2 8L #define PINMUX_PA18I_CCL_IN2 ((PIN_PA18I_CCL_IN2 << 16) | MUX_PA18I_CCL_IN2) #define PORT_PA18I_CCL_IN2 (1ul << 18) #define PIN_PA08I_CCL_IN3 8L /**< \brief CCL signal: IN3 on PA08 mux I */ #define MUX_PA08I_CCL_IN3 8L #define PINMUX_PA08I_CCL_IN3 ((PIN_PA08I_CCL_IN3 << 16) | MUX_PA08I_CCL_IN3) #define PORT_PA08I_CCL_IN3 (1ul << 8) #define PIN_PA30I_CCL_IN3 30L /**< \brief CCL signal: IN3 on PA30 mux I */ #define MUX_PA30I_CCL_IN3 8L #define PINMUX_PA30I_CCL_IN3 ((PIN_PA30I_CCL_IN3 << 16) | MUX_PA30I_CCL_IN3) #define PORT_PA30I_CCL_IN3 (1ul << 30) #define PIN_PA09I_CCL_IN4 9L /**< \brief CCL signal: IN4 on PA09 mux I */ #define MUX_PA09I_CCL_IN4 8L #define PINMUX_PA09I_CCL_IN4 ((PIN_PA09I_CCL_IN4 << 16) | MUX_PA09I_CCL_IN4) #define PORT_PA09I_CCL_IN4 (1ul << 9) #define PIN_PA10I_CCL_IN5 10L /**< \brief CCL signal: IN5 on PA10 mux I */ #define MUX_PA10I_CCL_IN5 8L #define PINMUX_PA10I_CCL_IN5 ((PIN_PA10I_CCL_IN5 << 16) | MUX_PA10I_CCL_IN5) #define PORT_PA10I_CCL_IN5 (1ul << 10) #define PIN_PA24I_CCL_IN8 24L /**< \brief CCL signal: IN8 on PA24 mux I */ #define MUX_PA24I_CCL_IN8 8L #define PINMUX_PA24I_CCL_IN8 ((PIN_PA24I_CCL_IN8 << 16) | MUX_PA24I_CCL_IN8) #define PORT_PA24I_CCL_IN8 (1ul << 24) #define PIN_PB08I_CCL_IN8 40L /**< \brief CCL signal: IN8 on PB08 mux I */ #define MUX_PB08I_CCL_IN8 8L #define PINMUX_PB08I_CCL_IN8 ((PIN_PB08I_CCL_IN8 << 16) | MUX_PB08I_CCL_IN8) #define PORT_PB08I_CCL_IN8 (1ul << 8) #define PIN_PB14I_CCL_IN9 46L /**< \brief CCL signal: IN9 on PB14 mux I */ #define MUX_PB14I_CCL_IN9 8L #define PINMUX_PB14I_CCL_IN9 ((PIN_PB14I_CCL_IN9 << 16) | MUX_PB14I_CCL_IN9) #define PORT_PB14I_CCL_IN9 (1ul << 14) #define PIN_PB15I_CCL_IN10 47L /**< \brief CCL signal: IN10 on PB15 mux I */ #define MUX_PB15I_CCL_IN10 8L #define PINMUX_PB15I_CCL_IN10 ((PIN_PB15I_CCL_IN10 << 16) | MUX_PB15I_CCL_IN10) #define PORT_PB15I_CCL_IN10 (1ul << 15) #define PIN_PB16I_CCL_IN11 48L /**< \brief CCL signal: IN11 on PB16 mux I */ #define MUX_PB16I_CCL_IN11 8L #define PINMUX_PB16I_CCL_IN11 ((PIN_PB16I_CCL_IN11 << 16) | MUX_PB16I_CCL_IN11) #define PORT_PB16I_CCL_IN11 (1ul << 16) #define PIN_PA07I_CCL_OUT0 7L /**< \brief CCL signal: OUT0 on PA07 mux I */ #define MUX_PA07I_CCL_OUT0 8L #define PINMUX_PA07I_CCL_OUT0 ((PIN_PA07I_CCL_OUT0 << 16) | MUX_PA07I_CCL_OUT0) #define PORT_PA07I_CCL_OUT0 (1ul << 7) #define PIN_PA19I_CCL_OUT0 19L /**< \brief CCL signal: OUT0 on PA19 mux I */ #define MUX_PA19I_CCL_OUT0 8L #define PINMUX_PA19I_CCL_OUT0 ((PIN_PA19I_CCL_OUT0 << 16) | MUX_PA19I_CCL_OUT0) #define PORT_PA19I_CCL_OUT0 (1ul << 19) #define PIN_PA11I_CCL_OUT1 11L /**< \brief CCL signal: OUT1 on PA11 mux I */ #define MUX_PA11I_CCL_OUT1 8L #define PINMUX_PA11I_CCL_OUT1 ((PIN_PA11I_CCL_OUT1 << 16) | MUX_PA11I_CCL_OUT1) #define PORT_PA11I_CCL_OUT1 (1ul << 11) #define PIN_PA31I_CCL_OUT1 31L /**< \brief CCL signal: OUT1 on PA31 mux I */ #define MUX_PA31I_CCL_OUT1 8L #define PINMUX_PA31I_CCL_OUT1 ((PIN_PA31I_CCL_OUT1 << 16) | MUX_PA31I_CCL_OUT1) #define PORT_PA31I_CCL_OUT1 (1ul << 31) #define PIN_PA25I_CCL_OUT2 25L /**< \brief CCL signal: OUT2 on PA25 mux I */ #define MUX_PA25I_CCL_OUT2 8L #define PINMUX_PA25I_CCL_OUT2 ((PIN_PA25I_CCL_OUT2 << 16) | MUX_PA25I_CCL_OUT2) #define PORT_PA25I_CCL_OUT2 (1ul << 25) #define PIN_PB09I_CCL_OUT2 41L /**< \brief CCL signal: OUT2 on PB09 mux I */ #define MUX_PB09I_CCL_OUT2 8L #define PINMUX_PB09I_CCL_OUT2 ((PIN_PB09I_CCL_OUT2 << 16) | MUX_PB09I_CCL_OUT2) #define PORT_PB09I_CCL_OUT2 (1ul << 9) #define PIN_PB17I_CCL_OUT3 49L /**< \brief CCL signal: OUT3 on PB17 mux I */ #define MUX_PB17I_CCL_OUT3 8L #define PINMUX_PB17I_CCL_OUT3 ((PIN_PB17I_CCL_OUT3 << 16) | MUX_PB17I_CCL_OUT3) #define PORT_PB17I_CCL_OUT3 (1ul << 17) /* ========== PORT definition for RFCTRL peripheral ========== */ #define PIN_PA08F_RFCTRL_FECTRL0 8L /**< \brief RFCTRL signal: FECTRL0 on PA08 mux F */ #define MUX_PA08F_RFCTRL_FECTRL0 5L #define PINMUX_PA08F_RFCTRL_FECTRL0 ((PIN_PA08F_RFCTRL_FECTRL0 << 16) | MUX_PA08F_RFCTRL_FECTRL0) #define PORT_PA08F_RFCTRL_FECTRL0 (1ul << 8) #define PIN_PA09F_RFCTRL_FECTRL1 9L /**< \brief RFCTRL signal: FECTRL1 on PA09 mux F */ #define MUX_PA09F_RFCTRL_FECTRL1 5L #define PINMUX_PA09F_RFCTRL_FECTRL1 ((PIN_PA09F_RFCTRL_FECTRL1 << 16) | MUX_PA09F_RFCTRL_FECTRL1) #define PORT_PA09F_RFCTRL_FECTRL1 (1ul << 9) #define PIN_PA14F_RFCTRL_FECTRL4 14L /**< \brief RFCTRL signal: FECTRL4 on PA14 mux F */ #define MUX_PA14F_RFCTRL_FECTRL4 5L #define PINMUX_PA14F_RFCTRL_FECTRL4 ((PIN_PA14F_RFCTRL_FECTRL4 << 16) | MUX_PA14F_RFCTRL_FECTRL4) #define PORT_PA14F_RFCTRL_FECTRL4 (1ul << 14) #define PIN_PA15F_RFCTRL_FECTRL5 15L /**< \brief RFCTRL signal: FECTRL5 on PA15 mux F */ #define MUX_PA15F_RFCTRL_FECTRL5 5L #define PINMUX_PA15F_RFCTRL_FECTRL5 ((PIN_PA15F_RFCTRL_FECTRL5 << 16) | MUX_PA15F_RFCTRL_FECTRL5) #define PORT_PA15F_RFCTRL_FECTRL5 (1ul << 15) #endif /* _SAMR30E18A_PIO_ */